

# RISC: Reduced Instruction Set Computers

## Contents:

- RISC Vs CISC
- -The ARM processors
- Load/Store architectures
- ARM instruction sets

# The End of CISC?



- Complex Instruction Set Computers (e.g. Pentium)
  contain large processors running hundreds of possible
  instructions using dozens of addressing modes.
- Problems include the difficulty of handling variable length instructions, the fact that 80% of instructions are rarely used, and that processors were increasingly limited by external memory speeds (since the original PC, processors have speeded up by X200, memory by X20).
  - (Most of this in Williams, chapter 21)

# The birth of RISC



- During the 80s, an alternative approach arose, and proved to be successful, being widely used in machines such as Sun's SPARC based Unix workstations. Many of the best ideas have been incorporated into other processors (e.g. Pentium).
- The key idea is to keep the instructions simple, but run them fast.
- This has to be coupled with other factors, such as more sophisticated compilers that can convert high level languages into the simple RISC instructions.

# Simple Instructions



- All the same length (usually 4 bytes) and do relatively simple operations. Fancy addressing modes are not supported. They don't need to be microcoded.
- This frees up chip space. This is used for a number of things, in particular lots of identical registers. Register files may be 256 registers long (c.f. the Pentium's 4 general registers). They are identical. Numbers can be kept in the processor, rather than continually being replaced in memory.

# **Pipelining**



- This is actually a technique from the RISC world. Although I
  described it in the Pentium, the early members of the family didn't
  use it. Instructions typically took 4 or more clock cycles to execute.
- The simplicity of RISC instructions make pipelines easy to implement. RISC processors adopted pipelining before CISC processors.
- The SPARC processors were early adopters of multiple pipelines: 'superscalar'.



# A RISC example: ARM

- According to ARM, about 75% of all embedded 32 bit microcontrollers are based on ARM cores.
- They are used in mobile phones (Samsung, Nokia, iPhone), hand-held games machines, iPods, and many other products.
- Typically they are licensed as a core, then incorporated into a manufacturer's design.
- Their popularity is at least partly due to being very power efficient, so they are ideal for battery powered applications.



## **ARM families**

- There have been a number of families of ARM processors since the line started in the mid 1980s.
- Numbering used to be simple (ARM1 ARM2...)
- Starting with the Cortex cores, the processors have split into three families:
- Application series: Cortex-A
  - Mobile phones & media devices
- Microcontroller series: Cortex-M
  - Simple control applications needing I/O & interrupts
- Real-Time series: Cortex-R
  - Signal processing, floating point & high performance embedded



## **CORE**

#### DEVICE

#### **PRODUCT**

#### Cortex-A8

Allwinner A10, Allwinner A13, Texas Instruments OMAP3xxx series, Freescale i.MX51-SOC, Freescale i.MX53 QSB, Apple A4, ZiiLABS ZMS-08, Snapdragon, Samsung Hummingbird S5PC100/S5PC110, Marvell ARMADA 500/600, Qualcomm Snapdragon QSD8672/MSM8260/MSM866 0(based on Cortex A8), Rockchip RK2918[13]

HTC Desire, SBM7000, Oregon State University OSWALD, Gumstix Overo Earth, Pandora, Apple iPhone 3GS, Apple iPod touch (3rd and 4th Generation), Apple iPad (A4), Apple iPhone 4 (A4), Apple TV (Second Generation) (A4), Archos 5, Archos 43, BeagleBoard, Genesi EFIKA MX, Motorola Droid, Motorola Droid X, Motorola Droid 2, Motorola Droid R2D2 Edition, Palm Pre, Palm Pre 2, HP Veer, HP Pre 3, Samsung Omnia HD, Samsung Wave S8500, Samsung i9000 Galaxy S, Samsung P1000 Galaxy Tab, Sony Ericsson Satio, Sony Ericsson Xperia X10, Touch Book, Nokia N900, Meizu M9, Google Nexus S, Galaxy SL, Sharp PC-Z1 "Netwalker".

#### Cortex-A9

Texas Instruments
OMAP4430/4440, STEricsson NovaThor U8500 /
U9500, Nvidia Tegra2, Tegra3,
Samsung Orion / Exynos
4210, STMicroelectronics
SPEAr1310, Xilinx Extensible
Processing Platform,[14]
Trident PNX847x/8x/9x STB
SoC,[15] Freescale i.MX6,[16]
Apple A5

Samsung Galaxy S II (Samsung Exynos), Sony Xperia U, Samsung Galaxy S III, Apple iPad 2 & iPhone 4S (A5), BlackBerry PlayBook (TI OMAP4430), LG Optimus 2X, LG Optimus 3D, Motorola Atrix 4G, Motorola DROID BIONIC, Motorola Xoom, PandaBoard, PlayStation Vita, HP TouchPad, Acer ICONIA TAB A-series, HTC Sensation, HTC EVO 3D, ASUS Eee Pad Transformer, ASUS Eee Pad Transformer Prime, Lenovo IdeaPad K2



## **ARM** features

- Much smaller, simpler chips than typical Pentium.
- Fast interrupt response for handling hardware.
- Simple RISC instructions (about 50 machine code instructions compared with hundreds for a Pentium).
- All the instructions are the same size and execute (mostly) in one clock.



## Load/Store architecture

- A complex processor like the Pentium has some compound instructions that will do things like getting a variable from memory, performing arithmetic on it and storing the result in a register.
- The ARM processors follow RISC principles: each instruction does one relatively simple instruction. So, for instance, it takes one instruction to get the number into a register, a second to do the arithmetic, and a third to store the result back into memory.



# **Example code**

```
ldr R1, [R5];
               Get the number from the
               memory location pointed to by
               R5 and load it into R1
ldr R2, [R6];
               Load R2 from mem[R6]
Add R0,R1,R2;
               Add R1+R2, store result in R0
Str R0, [R7];
               Store the number in RO into
               mem[R7] (Note the reversed
               order)
```



# **Summary of RISC instruction set**

|                                 | 31 30 29 28 | 27 | 26 | 25 | 24 | 23                   | 22  | 21  | 20 | 19 18 | 17 16 | 15 | 14 13 | 12   | 11 1 | 0 9       | 9 8   | 7     | 6   | 5   | 4    | 3   | 2  | 1 0 | ) |
|---------------------------------|-------------|----|----|----|----|----------------------|-----|-----|----|-------|-------|----|-------|------|------|-----------|-------|-------|-----|-----|------|-----|----|-----|---|
| Data Processing<br>PSR Transfer | cond        | 0  | 0  | I  |    | opcode               |     |     | s  | Rn    |       |    | Rd    |      |      | operand 2 |       |       |     |     |      |     |    |     |   |
| Multiply                        | cond        | 0  | 0  | 0  | 0  | 0                    | 0   | Α   | S  | R     | i     |    | Rn    |      |      | Rs        |       | 1     | 0   | 0   | 1    |     | Rn | n   |   |
| Single data swap                | cond        | 0  | 0  | 0  | 1  | 0                    | В   | 0   | 0  | Rı    | 1     |    | Rd    |      | 0 (  | ) (       | 0 0   | 1     | 0   | 0   | 1    |     | Rn | ı   |   |
| Single data transfer            | cond        | 0  | 1  | 1  | Р  | U                    | В   | W   | L  | Rı    | 1     |    | Rd    |      |      |           |       |       | off | set |      |     |    |     |   |
| Undefined instruction           | cond        | 0  | 1  | 1  | х  | Х                    | Х   | х   | х  | хх    | х х   | Х  | х х   | Х    | x >  | ( )       | х х   | Х     | Х   | Х   | 1    | х   | Χ  | х х | ( |
| Block data transfer             | cond        | 1  | 0  | 0  | Р  | U                    | S   | W   | L  | Rı    | 1     |    |       |      |      |           | Regis | ter L | ist |     |      |     |    |     |   |
| Branch                          | cond        | 1  | 0  | 1  | L  |                      |     |     |    | •     |       |    |       | offs | et   |           |       |       |     |     |      |     |    |     |   |
| Coproc data transfer            | cond        | 1  | 1  | 0  | Р  | U                    | N   | W   | L  | Rı    | 1     |    | CRd   |      | cţ   | _nı       | um    |       |     |     | offs | set |    |     |   |
| Coproc data operation           | cond        | 1  | 1  | 1  | 0  |                      | СР  | орс |    | CR    | n     |    | CRd   |      | cţ   | _n        | um    |       | СР  |     | 0    |     | CR | m   |   |
| Coproc register transfer        | cond        | 1  | 1  | 1  | 0  | C                    | P o | эс  | L  | CF    | n     |    | Rd    |      | cţ   | _nı       | um    |       | СР  |     | 1    |     | CR | m   |   |
| Software interrupt              | cond        | 1  | 1  | 1  | 1  | ignored by processor |     |     |    |       |       |    |       |      |      |           |       |       |     |     |      |     |    |     |   |
| <b>'</b>                        |             |    |    |    |    |                      |     |     |    |       |       |    |       |      |      |           |       |       |     |     |      |     |    |     | _ |



## The Condition Field





# **Instruction types:- Thumb**

- Having fixed-length instructions makes memory fetches much simpler to implement. However, the standard ARM 32-bit instruction is a bit wasteful of storage.
- Many ARM processors can now use the Thumb instructions. These are the commonest instructions compressed down to 16 bits.
- They can be used in small systems with a reduced 16-bit data bus for low cost.



# **Instruction Types: Jazelle**

- Some recent ARM processors use this technology to execute Java bytecode (the intermediate code produced by Java compilers).
- Most bytecode instructions can be executed directly in hardware (some need some software).
- This is used in mobile phones for running Java applications and games.
- Question: How is Java executed in a traditional Pentiumbased PC?

Java bytecode needs to be converted by the Java Runtime Environment into the machine code of the processor it is being run on.



## Registers

- There are 16 main registers (actually not many for a RISC design). All are 32 bits.
- R0 R12 are available for general use. R13-R15 have special purposes.
- For instance R13 is the Stack Pointer and R15 is the program counter.

| R1     |
|--------|
| R3     |
| R5     |
| R7     |
| R9     |
| R11    |
| R13/sp |
| R15/pc |
|        |



# Flags register

- On the ARM, this is called the Current Program Status Register (CPSR). It is a 32 bit register, but not all the bits are used.
- Some of the bits are used for traditional flags (zero, overflow, negative, interrupt enabled).
- Some control the mode of working. So, there is one to control if the processor is working in Jazelle mode, and one for Thumb.







## **Application** Processors

**ARM Cortex-A8** 

ARM Cortex-A9 MPCore

ARM Cortex-A9 Single

Core Processor

ARM11 MPCore

ARM1136J(F)-S

<u>ARM1176JZ(F)-S</u>

ARM720T

ARM920T

ARM922T

ARM926EJ-S

## **Embedded Processors**

**ARM Cortex-M1** 

ARM Cortex-M3

ARM Cortex-R4(F)

ARM1156T2(F)-S

ARM7EJ-S

**ARM7TDMI** 

**ARM7TDMI-S** 

ARM946E-S

ARM966E-S

ARM968E-S

ARM996HS

## **SecurCores**

SecurCore SC100 SecurCore SC200

## <u>Manufacturers</u>



## Freescale Semiconductor's MC9328MX21



Note how the ARM is only the core, with application specific I/O added to the chip.